

# Faculty of Artificial Intelligence & Multimedia Gamming

BS – Multimedia Gamming

Digital Logic Design Lab

Lab # 07: Encoder/Decoder & Comparator

Engr. Muhammad Younis

| Submission Profile |                             |  |  |  |
|--------------------|-----------------------------|--|--|--|
| Name:              | Submission date (dd/mm/yy): |  |  |  |
| Marks obtained:    |                             |  |  |  |
| Comments:          |                             |  |  |  |
|                    |                             |  |  |  |

Instructor

## **Lab Learning Objectives:**

Upon successful completion of this experiment, the student will be able:

• Explain how decoders works, specifically in an SSD

# Lab Hardware and Software Required:

| Platform: NI ELVIS III                                  | <ul> <li>✓ View User Manual:         <ul> <li>http://www.ni.com/en-us/support/model.ni-elvis-iii.html</li> </ul> </li> <li>✓ View Tutorials:             <ul> <li>https://www.youtube.com/playlist</li> <li>?list=PLvcPIuVaUMIWm8ziaSxv</li> <li>0gwtshBA2dh_M</li> </ul> </li> </ul> |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Software: NI Multisim 14.0.1 Education Version or newer | <ul> <li>✓ Install Multisim:         <ul> <li><a href="http://www.ni.com/gate/gb/GB_A">http://www.ni.com/gate/gb/GB_A</a></li> <li>✓ CADEMICEVALMULTISIM/US</li> <li>✓ View Help:</li></ul></li></ul>                                                                                 |

# **Background Theory:**



Figure 1-1 Video Screenshot. View the video here: https://youtu.be/RH2SeKV\_DKg

# 0

# Video Summary

- Decoders are devices that translate a binary code of n-bits of information into 2<sup>n</sup> bits of information
- For any combination of signals there is only one output that can have a value of 1
- Encoders perform the opposite function of a decoder
- Encoders encode information from 2<sup>n</sup> input lines into an n-bit output line

## **Decoders**

The process of translating ambiguous information into something understood by a device receiving the data is called *decoding*.

Therefore, the resulting device is known as a decoder.

- Decoders take binary codes of n bits and generate 2<sup>n</sup> outputs.
- The outputs of a binary decoder are said to be *one-hot encoded* because for any combination of the input signals there is only one output having the value 1.
- Decoders can include an *enable signal* for controlling the circuit operation.
- This enable signal can be active-low (meaning that the circuit will operate only when enable is 0) or active-high (the decoder is enabled when enable is 1).
- Decoders with enable inputs can be used for constructing larger decoders.
- One of the most important applications of decoders is memory access, where they are used for decoding the address of the rows in the memory blocks.

Let's take the example of a 2 to 4 decoder enabled when the *En* signal is 1:



Figure 1-2 Decoder

From this, we can determine the following truth table and logic circuit:

| En | Į, | l <sub>2</sub> | O <sub>3</sub> | 0, | 0, | O <sub>0</sub> |
|----|----|----------------|----------------|----|----|----------------|
| 1  | 0  | 0              | 0              | 0  | 0  | 1              |
| 1  | 0  | 1              | 0              | 0  | 1  | 0              |
| 1  | 1  | 0              | 0              | 1  | 0  | 0              |
| 1  | 1  | 1              | 1              | 0  | 0  | 0              |
| 0  | X  | Х              | 0              | 0  | 0  | 0              |



Figure 1-3 Truth table (left) and logic circuit (right)

### **Encoders**

*Encoders* are logic circuits that perform the opposite function of a decoder. Binary encoders encode information from 2<sup>n</sup> input lines, producing an n-bit code.

- At any given time, only one of the 2<sup>n</sup> inputs can be 1.
- Encoding is used for reducing the number of bits needed to represent information. They are often used in application such as data transmission and data storing.
- The graphical symbol of the 4 to 2 binary encoder is presented below. The cases in which more than one input is 1 are not shown in the truth table because they are treated as don't care conditions.



| l <sub>3</sub> | l <sub>2</sub> | $I_i$ | I <sub>0</sub> | 0, | O <sub>0</sub> |
|----------------|----------------|-------|----------------|----|----------------|
| 0              | 0              | 0     | 1              | 0  | 0              |
| 0              | 0              | 1     |                | 0  | 1              |
| 0              | 0 1 0          | 0     | 0              | 1  | 0              |
| 1              | 0              | 0     | 0              | 1  | 1              |

Figure 1-4 Encoder (left) and truth table (right)

- It can be seen in the truth table that the output  $O_1$  is 1 when either  $I_3$  or  $I_2$  is 1 and that the output  $O_0$  is 1 when either  $I_3$  or  $I_1$  is 1.
- It can also be seen that the input I<sub>0</sub> can be ignored
- The encoders presented so far are considered to have *one-hot encoded* inputs.

The corresponding logic circuit is presented below:



Figure 1-5 Logic circuit

# **Lab Activities:**

1.1 Implement: Binary to Octal Decoder

| A | В | C | <b>D7</b> | <b>D6</b> | <b>D5</b> | <b>D4</b> | D3 | <b>D2</b> | <b>D1</b> | <b>D</b> 0 |
|---|---|---|-----------|-----------|-----------|-----------|----|-----------|-----------|------------|
| 0 | 0 | 0 | 0         | 0         | 0         | 0         | 0  | 0         | 0         | 1          |
| 0 | 0 | 1 | 0         | 0         | 0         | 0         | 0  | 0         | 1         | 0          |
| 0 | 1 | 0 | 0         | 0         | 0         | 0         | 0  | 1         | 0         | 0          |
| 0 | 1 | 1 | 0         | 0         | 0         | 0         | 1  | 0         | 0         | 0          |
| 1 | 0 | 0 | 0         | 0         | 0         | 1         | 0  | 0         | 0         | 0          |
| 1 | 0 | 1 | 0         | 0         | 1         | 0         | 0  | 0         | 0         | 0          |
| 1 | 1 | 0 | 0         | 1         | 0         | 0         | 0  | 0         | 0         | 0          |
| 1 | 1 | 1 | 1         | 0         | 0         | 0         | 0  | 0         | 0         | 0          |

**Image of circuit** 

# **Background Theory of Comparator:**

#### What are Magnitude Comparators? 1-Bit Comparator Truth Table Inputs **Outputs** Compare word A and word B: В A>B A=B A<B A=B 0 0 0 1 0 A>B A<B 1 0 1 0 0 1 0 0 0 1 The A=B column is equivalent to an XNOR 0 1 0 gate

Figure 1-1 Video. View the video here: https://youtu.be/BP5G3n9dmYA



# Video Summary

- The A = B column in the truth table is equivalent to an XNOR gate
- Large cascading comparators have 4-bit inputs

In its simplest terms, *comparators* are combinational logic circuits that are used to test whether word A is less than (<), equal to (=) or greater than (>) word B. Comparators that determine whether one value is less than, equal to or greater than another are called magnitude comparators. The truth table for a 1-bit digital *magnitude comparator* can be seen below:

| Inpu | uts |     | Outputs |                   |
|------|-----|-----|---------|-------------------|
| Α    | В   | A>B | A=B     | A <b< th=""></b<> |
| 0    | 0   | 0   | 1       | 0                 |
| 1    | 0   | 1   | 0       | 0                 |
| 0    | 1   | 0   | 0       | 1                 |
| 1    | 1   | 0   | 1       | 0                 |

Figure 1-2 Truth table

Upon examining the table, it can be seen that the A=B output row corresponds to that of the XNOR gate. XNOR gates are used in the design of digital comparators. Below is the logic circuit for the truth table above:



Figure 1-3 Logic circuit diagram

| 1-1 How do MSBs and LSBs determine the sequence of bit comparisons? |  |
|---------------------------------------------------------------------|--|
|                                                                     |  |
|                                                                     |  |
|                                                                     |  |
| <del> </del>                                                        |  |

## Lab Activities:

Implement: Building a 1-bit Comparator on Multisim using gates and verify the truth table

• Take a screenshot and include it with your completed lab

# **Conclusion:**

1-2 Comparators are combinational logic circuits.

- A. True
- B. False
- 1-3 In a one bit magnitude comparator, the output A=B corresponds to which logic gate?
  - A. NAND
  - B. NOR
  - C. XNOR
  - D. NOT
- 1-4 The magnitude comparator begins by comparing the:
  - A. Highest order bit
  - B. Lowest order bit
  - C. The bits that are equal
  - D. None of the above